Review Paper on Parallel Processing Single Precision Floating Point Multiplier based RISC Processor

Authors

  • Omkar A. Shastri Electronics and Telecommunication, GHRAET, Nagpur, India Author
  • Shubhangini Ugale Electronics and Telecommunication, GHRAET, Nagpur, India Author
  • Vipin Bhure Electronics and Telecommunication, GHRAET, Nagpur, India Author

DOI:

https://doi.org/10.14741/

Keywords:

RISC, Floating point multiplier, Power gating, VHDL.

Abstract

This paper proposes a 32 bit RISC processor with a parallel processing floating point multiplier for high speed
operations. The processor consists of blocks namely, Instruction fetch block, Instruction decode block and the
execution block. The execution block will comprise of the parallel processing floating point multiplier so that high
speed inputs can be provided thereby improving the accuracy of the system. As the processor is 32 bit, single precision
floating point format will be used. Furthermore power gating technique will be used to lower the power consumption
of the processor. We use 3 stage pipelining which involves instruction fetch module, instruction decode module and
execution module. All the blocks are designed using VHDL hardware description language.

References

Downloads

Published

2016-04-30

Issue

Section

Articles

How to Cite

Review Paper on Parallel Processing Single Precision Floating Point Multiplier based RISC Processor. (2016). International Journal of Current Engineering and Technology, 6(2), 459-461. https://doi.org/10.14741/